

## **Job Description: Engineer - FPGA**

| i. General Information                                            |                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Role: Enginee                                                     | r - FPGA                                                                                                                                                                        | Department: EO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| Division: Gur                                                     | ugram                                                                                                                                                                           | Job Grade/Level:                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| Functional Re<br>Chaudhary                                        | porting: Dr. Vis                                                                                                                                                                | Ma'am                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| We are looking for                                                | <b>ii.</b><br>r a FPGA design er                                                                                                                                                | Job Objective ngineer for developing the electronics of electro-optical devices.                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| iii. Key Responsibility Areas                                     |                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Strategy                                                          | <ul> <li>Design a processin</li> <li>Be respondescription</li> <li>Create Find the Run simulation</li> <li>Efficiently</li> <li>Create do Maintain</li> <li>Interact</li> </ul> | and Development of low power, low latency, image ng electronics.  In sible for Electronic Logic design and coding in Hardware ion Language on FPGA  PGA validation environment ne test procedures and test benches for design validation ulations to ensure the desired results are being achieved ly carry out debugging activities letailed design documents in records of all the development activities and Engage with external developers/partner to fully complete the design project. |  |  |
| Planning and Execution                                            |                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Reporting<br>and<br>Coordination                                  | •                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Development                                                       | •                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Productivity Improvement Quality Delivery Cost Control Compliance | iv.                                                                                                                                                                             | Key Performance Indicators  Stakeholder Interactions                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| Type of interaction Internal                                      | Interaction<br>with                                                                                                                                                             | Nature of interaction                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |

| Internal                      |                                                                  |                                                                                                                                                                                                                                                              |  |  |
|-------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| External                      |                                                                  |                                                                                                                                                                                                                                                              |  |  |
| vi. Job Specifications        |                                                                  |                                                                                                                                                                                                                                                              |  |  |
| Qualification                 | Min. qualification required Other desired                        | B.Tech. / M.Tech. Electrical and Electronics or similar field.                                                                                                                                                                                               |  |  |
| Relevant<br>Experience        | qualifications Min. no. of years of relevant experience required | 5-6 years of experience in domain                                                                                                                                                                                                                            |  |  |
| Knowledge and Skills Required |                                                                  | <ul> <li>Sound Verilog/VHDL knowledge</li> <li>Sound knowledge of synthesis along with place &amp; route</li> <li>Should have experience of working on Xilinx</li> <li>Preferably have worked on Lattice</li> <li>Should be proficient in English</li> </ul> |  |  |